RISS 학술연구정보서비스

검색
다국어 입력

http://chineseinput.net/에서 pinyin(병음)방식으로 중국어를 변환할 수 있습니다.

변환된 중국어를 복사하여 사용하시면 됩니다.

예시)
  • 中文 을 입력하시려면 zhongwen을 입력하시고 space를누르시면됩니다.
  • 北京 을 입력하시려면 beijing을 입력하시고 space를 누르시면 됩니다.
닫기
    인기검색어 순위 펼치기

    RISS 인기검색어

      검색결과 좁혀 보기

      선택해제

      오늘 본 자료

      • 오늘 본 자료가 없습니다.
      더보기
      • 무료
      • 기관 내 무료
      • 유료
      • AUTOMATION AND OPTIMIZATION OF TEST APPLICATION FOR JTAG-BASED DESIGNS

        Castrodale, Grant L.,Ghazale, Silvio E. Bou,Kanopoulos, Nick 대한전자공학회 1989 ICVC : International Conference on VLSI and CAD Vol.1 No.1

        The Joint Test Action Group JTAG has proposed a standard test interface based on boundary scan which gives serial access to the components on a board. Due to the serial nature of boundary scan, the time it takes to apply test vectors increases tremendously over the traditional in-circuit testing. We propose techniques for applying the vectors to reduce the test application time. Analytical expressions for the application time of each of the techniques are derived based on the connectivity of the chips, the length of the test vectors of each chip, and the I/O pin count and location within the boundary scan path. These formulas are used to determine which technique to use for the automatic translation of chip-level sets to a board-level test set. Since the boundary scan interface is being standardized, it becomes possible to provide automatic vector translation and optimization of test application for any board designed according to the standard.

      연관 검색어 추천

      이 검색어로 많이 본 자료

      활용도 높은 자료

      해외이동버튼